摘要 |
<p>An integrated circuit memory device includes a substrate having at least one connection line (23) therein and a plurality of memory cells formed on the substrate. Each memory cell includes a pillar (40) comprising a lower source/drain region (42) for a cell access transistor electrically connected to the connection line, an upper source/drain region (44) for the cell access transistor, and at least one channel region (46) extending vertically between the lower and upper source/drain regions. Each memory cell further includes at least one lower dielectric layer (24,26,28) vertically adjacent the substrate and laterally adjacent the pillar and at least one upper dielectric layer (55,36,38) vertically spaced above the at least one lower dielectric layer and laterally adjacent the pillar. Further, each memory cell includes at least one gate (52) for the at least one channel of the cell access transistor between the lower and upper dielectric layers so that the vertical spacing therebetween defines a gate length for the cell access transistor. A storage capacitor (56,58,60) is also included in each memory cell adjacent the upper source/drain region of the cell access transistor and is electrically connected thereto. <IMAGE></p> |