发明名称 Wide tracking range, auto ranging, low jitter phase lock loop for swept and fixed frequency systems
摘要 The present invention provides a wide tracking range phase locked loop (PLL) circuit that achieves minimal jitter in a recovered clock signal, regardless of the source of the jitter (i.e. whether it is in the source or the transmission media). The present invention PLL has automatic harmonic lockout detection circuitry via a novel lock and seek control logic in electrical communication with a programmable frequency discriminator and a code balance detector. (The frequency discriminator enables preset of a frequency window of upper and lower frequency limits to derive a programmable range within which signal acquisition is effected. The discriminator works in combination with the code balance detector circuit to minimize the sensitivity of the PLL circuit to random data in the data stream). In addition, the combination of a differential loop integrator with the lock and seek control logic obviates a code preamble and guarantees signal acquisition without harmonic lockup. An adaptive cable equalizer is desirably used in combination with the present invention PLL to recover encoded transmissions containing a clock and/or data. The equalizer automatically adapts to equalize short haul cable lengths of coaxial and twisted pair cables or wires and provides superior jitter performance itself. The combination of the equalizer with the present invention PLL is desirable in that such combination permits the use of short haul wires without significant jitter.
申请公布号 US6307411(B1) 申请公布日期 2001.10.23
申请号 US20000689976 申请日期 2000.10.13
申请人 BROOKHAVEN SCIENCE ASSOCIATES 发明人 KERNER THOMAS M.
分类号 H03L7/10;H03L7/087;H03L7/113;H03L7/14;H04L7/033;(IPC1-7):H03L7/06 主分类号 H03L7/10
代理机构 代理人
主权项
地址