发明名称 Method and apparatus for splitting packets in a multithreaded VLIW processor
摘要 <p>A method and apparatus are disclosed for allocating functional units in a multithreaded very large instruction word (VLIW) processor. The present invention combines the techniques of conventional very long instruction word (VLIW) architectures and conventional multithreaded architectures to reduce execution time within an individual program, as well as across a workload. The present invention utilizes instruction packet splitting to recover some efficiency lost with conventional multithreaded architectures. Instruction packet splitting allows an instruction bundle to be partially issued in one cycle, with the remainder of the bundle issued during a subsequent cycle. The allocation hardware assigns as many instructions from each packet as will fit on the available functional units, rather than allocating all instructions in an instruction packet at one time. Those instructions that cannot be allocated to a functional unit are retained in a ready-to-run register. On subsequent cycles, instruction packets in which all instructions have been issued to functional units are updated from their thread's instruction stream, while instruction packets with instructions that have been held are retained. The functional unit allocation logic can then assign instructions from the newly-loaded instruction packets as well as instructions that were not issued from the retained instruction packets. &lt;IMAGE&gt;</p>
申请公布号 EP1146420(A1) 申请公布日期 2001.10.17
申请号 EP20010302950 申请日期 2001.03.29
申请人 AGERE SYSTEMS GUARDIAN CORPORATION 发明人 BERENBAUM, ALAN DAVID;HEINTZE, NEVIN;JEREMIASSEN, TOR, E.;KAXIRAS, STEFANOS
分类号 G06F9/38;(IPC1-7):G06F9/38 主分类号 G06F9/38
代理机构 代理人
主权项
地址