发明名称 Method for verification of combinational circuits using a filtering oriented approach
摘要 A set of filters are arranged in sequence for verification and analysis of digital circuit designs. The filters are either active filters, which are directly involved in verification of circuit designs (e.g., a Binary Decision Diagram (BDD)-based verifier or an automatic test pattern generation (ATPG)-based verifier), or passive filters, which gather information about the circuit or transform the circuit structure in order to simplify the verification problem (e.g., random pattern simulation or circuit partitioning). Given a pair of circuits to be verified, the filter approach first subjects the circuits to very simple, fast techniques having very low memory usage requirements. These steps are followed by a series of increasingly powerful methods that are more time consuming and often require more computer memory for their operation. In between the simpler active filters and the more sophisticated active filters, information about potential equivalent nodes in the circuits is collected and a decision is made as to whether to partition the circuits. The verification methodology is structured such that circuit designs that are easier to verify are never unnecessarily subjected to more expensive techniques. The method provides for a gradual increase in the sophistication of verification techniques applied, according to the difficulty of the verification problem.
申请公布号 US6301687(B1) 申请公布日期 2001.10.09
申请号 US20000556038 申请日期 2000.04.20
申请人 FUJITSU LIMITED 发明人 JAIN JAWAHAR;MUKHERJEE RAJARSHI;TAKAYAMA KOICHIRO
分类号 G01R31/28;G01R31/3183;G06F17/50;G06F19/00;G06Q50/00;H01L21/82;H01L21/822;H01L27/04;(IPC1-7):G06F17/50 主分类号 G01R31/28
代理机构 代理人
主权项
地址