发明名称 Enhanced bus turnaround integrated circuit dynamic random access memory device
摘要 An enhanced bus turnaround integrated circuit dynamic random access memory ("DRAM") device of particular utility in providing maximum DRAM performance while concomitantly affording a device with may be readily integrated into systems designed to use zero bus turnaround ("ZBT"), or pipeline burst static random access memory ("SRAM") devices. The enhanced bus turnaround DRAM device of the present invention provides much of the same benefits of a conventional ZBT SRAM device with a similar pin-out, timing and function set while also providing improvements in device density, power consumption and cost approaching that of straight DRAM memory. Through the provision of a "Wait" pin, the enhanced bus turnaround device of the present invention can signal the system memory controller when additional wait states must be added yet still provide virtually identical data access time performance to that of ZBT SRAM for all Read and Write operations with a burst length of four or greater. Use of master/slave and inhibit pins.
申请公布号 US6301183(B1) 申请公布日期 2001.10.09
申请号 US20000626623 申请日期 2000.07.27
申请人 ENHANCED MEMORY SYSTEMS, INC. 发明人 BONDURANT DAVID;FISCH DAVID;GRIESHABER BRUCE;MOBLEY KENNETH;PETERS MICHAEL
分类号 G11C11/41;G11C7/10;G11C11/401;G11C11/403;G11C11/406;G11C11/407;G11C11/4076;(IPC1-7):G11C7/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址