发明名称 Method for forming silicide regions on an integrated device
摘要 The invented method can be used to form silicide contacts to an integrated MISFET device. Field isolation layers are formed to electrically isolate a portion of the silicon substrate, and gate, source and drain regions are formed therein. A polysilicon runner(s) that makes an electrical connection to the integrated device, is formed on the isolation layers. The structure is subjected to ion implantation to amorphized portions of the silicon gate, source, drain and runner regions. A metal layer is formed in contact with the amorphized regions, and the metal layer overlying the active region of the integrated device is selectively irradiated using a mask. The light melts part of the gate, and amorphized source and drain regions while the remaining portions of the integrated device and substrate remain in their solid phases. Metal diffuses into the melted gate, source and drain regions which are thus converted into respective silicide alloy regions. Preferably, during selective irradiation, a portion of the gate region is not exposed to light so that it is relatively cool and acts as a heat sink to draw heat away from the irradiated portion of the gate region. The heat sink effect causes the gate silicidation rate to more closely correspond with the relatively slow source and drain silicidation rates. The method further includes a blanket irradiation step to diffuse metal into the runner regions to form silicide alloy regions which are then treated to form silicide regions.
申请公布号 US6297135(B1) 申请公布日期 2001.10.02
申请号 US19980158265 申请日期 1998.09.21
申请人 ULTRATECH STEPPER, INC. 发明人 TALWAR SOMIT;VERMA GAURAV;KRAMER KARL-JOSEF;WEINER KURT
分类号 H01L21/225;H01L21/265;H01L21/268;H01L21/28;H01L21/285;H01L21/3205;H01L21/336;H01L21/762;H01L21/768;H01L23/52;H01L29/423;H01L29/43;H01L29/49;H01L29/78;(IPC1-7):H01L21/22;H01L21/24 主分类号 H01L21/225
代理机构 代理人
主权项
地址