发明名称
摘要 A semiconductor test system has a scan test mode and a parallel test mode. A single memory using substantially all of its storage space stores a) parallel test vectors for use during the parallel test mode, and b) parallel test vectors and scan test vectors for use during the scan test mode. A switch is used to change from the parallel test mode to the scan test mode. A pattern generator coupled to the single memory manipulates the parallel test vectors used during the parallel test mode and the parallel and scan test vectors used during the scan test mode. The speed of the scan test mode is increased by interleaving the memory and reading test vectors out of the memory in parallel. Processing time is further decreased by creating multiple scan chains and applying them to multiple pins of the device under test (DUT). Lastly, the clock speed of the bus feeding scan chain data to the pins of the DUT is increased by multiplexing the scan chain data being transferred to the bus.
申请公布号 JP2001516886(A) 申请公布日期 2001.10.02
申请号 JP20000512094 申请日期 1998.09.14
申请人 发明人
分类号 G01R31/28;G01R31/3183;G01R31/319;(IPC1-7):G01R31/28;G01R31/318 主分类号 G01R31/28
代理机构 代理人
主权项
地址