发明名称 Iterative decoder employing multiple external code error checks to lower the error floor
摘要 Iterative decoder employing multiple external code error checks to lower the error floor and/or improve decoding performance. Data block redundancy, sometimes via a cyclic redundancy check (CRC) or Reed Solomon (RS) code, enables enhanced iterative decoding performance. Improved decoding performance is achieved during interim iterations before the final iteration. A correctly decoded CRC block, indicating a decoded segment is correct with a high degree of certainty, assigns a very high confidence level to the bits in this segment and is fed back to inner and/or outer decoders (with interleaving, when appropriate) for improved iterative decoding. High confidence bits may be scattered throughout inner decoded frames to influence other bit decisions in subsequent iterations. Turbo decoders typically operate relatively well at regions where the BER is high; the invention improves iterative decoder operation at lower BERs, lowering the "BER floor' that is sometimes problematic with conventional turbo decoders.
申请公布号 US2001025358(A1) 申请公布日期 2001.09.27
申请号 US20010865958 申请日期 2001.05.25
申请人 EIDSON DONALD BRIAN;KRIEGER ABRAHAM;MURALI RAMASWAMY 发明人 EIDSON DONALD BRIAN;KRIEGER ABRAHAM;MURALI RAMASWAMY
分类号 H03M13/09;H03M13/15;H03M13/29;H04L1/00;(IPC1-7):H03M13/00;H03M13/03 主分类号 H03M13/09
代理机构 代理人
主权项
地址