发明名称 Silicon-on-insulator chip having an isolation barrier for reliability
摘要 An SOI chip having an isolation barrier. The SOI chip includes a substrate, an oxide layer deposited on the substrate, and a silicon layer deposited on the oxide layer. A gate is deposited above the silicon layer. A first metal contact is deposited above the gate to form an electrical contact with the gate. Second and third metal contacts are deposited to form electrical contacts with the silicon layer. The isolation barrier extends through the silicon layer and the oxide layer, and partially into the substrate, to block impurities in the oxide layer outside the isolation barrier from diffusing into the oxide layer inside the isolation barrier. The isolation barrier surrounds the gate, the first metal contact, the second metal contact, and the third metal contact-which define an active chip area inside the isolation barrier. A method of manufacturing the SOI chip is also disclosed.
申请公布号 US2001024863(A1) 申请公布日期 2001.09.27
申请号 US20010859146 申请日期 2001.05.16
申请人 BOLAM RONALD J.;KULKARNI SUBHASH B.;SCHEPIS DOMINIC J. 发明人 BOLAM RONALD J.;KULKARNI SUBHASH B.;SCHEPIS DOMINIC J.
分类号 H01L21/336;H01L21/74;H01L21/762;H01L21/84;H01L27/12;H01L29/786;(IPC1-7):H01L21/76 主分类号 H01L21/336
代理机构 代理人
主权项
地址