发明名称 EEPROM MEMORY CELL WITH INCREASED DIELECTRIC INTEGRITY
摘要 A memory cell for an EEPROM memory is fabricated to provide increased oxide thickness at the edge of the tunnel oxide and under the edges of the polysilicon capacitor plate in order to improve the dielectric integrity of the capacitor structure. In one embodiment using a silicided polysilicon process, the oxide is made thicker at the edge of the tunnel oxide by reoxidizing the silicon at the corner of the polysilicon capacitor plate and the underlying substrate surface by exposing the device to a short duration oxidation step after having deposited a 200 Å to 500 Å thick porous oxide over the device to protect the silicide from excessive exposure to the oxidizing ambient. In another embodiment the tunnel oxide is grown in a window in the gate oxide layer, which is about four times thicker than the tunnel oxide, so that the gate oxide completely surrounds the tunnel oxide, and the polysilicon capacitor plate extends beyond the edge of the tunnel oxide terminating at a point above the gate oxide.
申请公布号 US2001022377(A1) 申请公布日期 2001.09.20
申请号 US19980195089 申请日期 1998.11.18
申请人 CHAN TSIU CHIU;SAGARWALA PERVEZ H.;NGUYEN LOI 发明人 CHAN TSIU CHIU;SAGARWALA PERVEZ H.;NGUYEN LOI
分类号 H01L21/8247;H01L21/336;H01L27/115;H01L29/423;H01L29/788;H01L29/792;(IPC1-7):H01L29/788 主分类号 H01L21/8247
代理机构 代理人
主权项
地址