发明名称 Programmable logic with on-chip DLL or PLL to distribute clock
摘要 A programmable logic device or field programmable gate array includes an on-chip clock synchronization circuit to synchronize a reference or system clock signal. The clock synchronization circuit is a delay-locked loop (DLL) circuit in one implementation and a phase locked loop (PLL) circuit in another implementation. The DLL or PLL circuits may be analog or digital. The clock synchronization circuit generates a synchronized clock signal that is distributed throughout the programmable integrated circuit. The synchronized clock signal is programmably connected to the programmable logic elements or logic array blocks (LABs) of the integrated circuit. The clock synchronization circuit reduces or minimizes clock skew when distributing a clock signal within the integrated circuit. The clock synchronization circuit improves the overall performance of the programmable logic integrated circuit.
申请公布号 US6292016(B1) 申请公布日期 2001.09.18
申请号 US20000588034 申请日期 2000.06.05
申请人 ALTERA CORPORATION 发明人 JEFFERSON DAVID E.;COPE L. TODD;REDDY SRINIVAS;CLIFF RICHARD G.
分类号 G06F1/10;H03K19/177;H03L7/081;H03L7/087;(IPC1-7):G03F7/38 主分类号 G06F1/10
代理机构 代理人
主权项
地址