发明名称 DIGITAL-TO-ANALOG INTERFACE CIRCUIT HAVING ADJUSTABLE TIME RESPONSE
摘要 An interface circuit for converting a digital signal to an analog signal. The interface circuit includes a time response adjustment circuit, a modulator, and a filter. The time response adjustment circuit receives the digital signal and generates an adjusted signal. The modulator couples to the time response adjustment circuit, receives the adjusted signal, and generates a modulator signal. The filter couples to the modulator, receives the modulator signal, and generates the analog signal. The analog signal has a time response that is modified by the time response adjustment circuit. In an embodiment, the time response adjustment circuit includes a gain element, a delay element, and a summer. The gain element receives and scales the digital signal by a scaling factor. The delay element receives and delays the digital signal by a time delay. The summer couples to the gain element and the delay element, sums the scaled signal from the gain element and the delayed signal from the delay element to generate the adjusted signal.
申请公布号 WO0167591(A2) 申请公布日期 2001.09.13
申请号 WO2001US06803 申请日期 2001.03.02
申请人 QUALCOMM INCORPORATED 发明人 YOUNIS, SAED;SIMIC, EMILIJA;WILBORN, THOMAS
分类号 H03M3/02;H03F3/24;H03G3/30;H03M3/00;(IPC1-7):H03C1/00 主分类号 H03M3/02
代理机构 代理人
主权项
地址