发明名称 Cached synchronous DRAM architecture having a mode register programmable cache policy
摘要 A cached synchronous dynamic random access memory (cached SDRAM) device having a multi-bank architecture and a programmable caching policy includes a synchronous dynamic random access memory (SDRAM) bank, a synchronous static randomly addressable row register, a select logic gating circuit, and mode register for programming of the cached SDRAM to operate in a Write Transfer mode corresponding to a Normal Operation mode of a standard SDRAM during a Write cycle, and to operate in a No Write Transfer mode according to an alternate operation mode during a Write cycle, thereby operating under a first and a second caching policy, respectively. The SDRAM includes a row decoder for selecting a row of data in a memory bank array, sense amplifiers for latching the row of data selected by the row decoder, and a synchronous column selector for selecting a desired column of the row of data. The row register stores a row of data latched by the sense amplifiers and the select logic gating circuit, disposed between the sense amplifiers and the row register, selectively gates the row of data present on the bit lines to the row register in accordance to particular synchronous memory operations being performed.
申请公布号 US6289413(B1) 申请公布日期 2001.09.11
申请号 US19990360373 申请日期 1999.10.15
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 ROGERS JIM L.;TOMASHOT STEVEN W.;BONDURANT DAVID W.;JONES, JR. OSCAR FREDERICK;MOBLEY KENNETH J.
分类号 G11C11/407;G06F12/08;G11C11/401;G11C11/409;(IPC1-7):G06F12/06 主分类号 G11C11/407
代理机构 代理人
主权项
地址