发明名称 Semiconductor integrated circuit device having hierarchical power source arrangement
摘要 A variable impedance power supply line and a variable impedance ground line supplying voltages VCL1 and VSL1, respectively, are set to a low impedance state in a stand-by cycle and in a row related signal set period, and to a high impedance state in a column circuitry valid time period. Variable impedance power supply line and variable impedance ground line supplying voltages VCL2 and VSL2, respectively, are set to a high impedance state in the stand-by cycle, and low impedance state in the active cycle and in the row related signal reset time period. Inverters operate as operating power supply voltage of voltages VCL1 and VSL2 or voltages VCL2 and VSL1, in accordance with a logic level of an output signal in the stand-by cycle and in the active cycle. Thus a semiconductor memory device is provided in which subthreshold current in the stand-by cycle and active DC current in the active cycle can be reduced.
申请公布号 US2001019502(A1) 申请公布日期 2001.09.06
申请号 US20010846223 申请日期 2001.05.02
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 YAMAGATA TADATO;ARIMOTO KAZUTAMI;TSUKUDE MASAKI
分类号 G11C11/413;G11C5/14;G11C7/22;G11C8/08;G11C11/407;G11C11/4074;G11C11/408;H01L27/105;H03K19/00;(IPC1-7):G11C5/06 主分类号 G11C11/413
代理机构 代理人
主权项
地址