发明名称 In-situ strip process for polysilicon etching in deep sub-micron technology
摘要 A new method of patterning the polysilicon layer in the manufacture of an integrated circuit device has been achieved. A polysilicon layer is provided overlying a semiconductor substrate. The polysilicon layer may overlie a gate oxide layer and thereby comprise the polysilicon gate for MOS devices. A hard mask layer is provided overlying the polysilicon layer. A resist layer is provided overlying the hard mask layer. The resist layer is patterned to form a resist mask the exposes a part of the hard mask layer. The polysilicon layer is patterned in a plasma dry etching chamber. First, the resist layer is optionally trimmed by etching. Second, the hard mask layer is etched where exposed by the resist mask to form a hard mask that exposes a part of the polysilicon layer. Third, the resist mask is stripped away. Fourth, polymer residue from the resist mask is cleaned away using a chemistry containing CF4 gas. Fifth, the polysilicon layer is etched where exposed by the hard mask. After the polysilicon layer is so patterned in the dry plasma etch chamber, the hard mask layer is stripped away to complete the patterning of the polysilicon layer in the manufacture of the integrated circuit device.
申请公布号 US6283131(B1) 申请公布日期 2001.09.04
申请号 US20000669159 申请日期 2000.09.25
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 CHEN HORNG-WEN;WU CHI-HOW
分类号 H01L21/311;H01L21/3213;(IPC1-7):H01L21/302 主分类号 H01L21/311
代理机构 代理人
主权项
地址