发明名称 Method of erasing a flash EEPROM memory cell array optimized for low power consumption
摘要 The present invention is a method for programming SSI cells or an array of said cells. The method achieves very fast programming while consuming only a very small amount of power, which paves the way for new applications such as battery-operated systems, page-mode programming for very high data throughput. The method also allows for the bitline voltage to be increased internally on the chip in order to circumvent the efficiency decrease associated with supply voltage scaling. By exploring the SSI mechanism in the subthreshold regime, an optimum value for the CG voltage is found for which the gate current is no longer maximized, but the energy consumed from the power supply is minimized and the injection efficiency during programming is maximized. The programming of a memory cell in this regime, where the gate current is a very steep function of the CG voltage, is, however, still achieved in a few microseconds while consuming only a very small cell current in the range of nanoamperes. This allows an entire wordline in the array to be programmed simultaneously, even if the supply voltage is scaled down to 3.3V or below. This possibility, combined with a physical programming time per cell which is still very short, realizes an effective programming time in the order of 20 ns/byte for a 1Mbit device, which corresponds to a maximum programming transfer rate of 50 Mbyte/s. State-of-the-art Flash memories typically show a transfer rate in the order of 20-300 Kbyte/s during programming which is 2 to 3 orders of magnitude slower than in the case of the present invention. Therefore, the method of the present invention with the accompanying programming scheme represents a substantial improvement in terms of high-speed-oriented as well as low-power-oriented applications. It is important to mention here that optimizing the injection efficiency instead of the gate current itself, is not a straightforward solution for next generation Flash memories, since the gate current is much more difficult to control due to the steepness of the subthreshold characteristic of the MOS device.
申请公布号 US6282124(B1) 申请公布日期 2001.08.28
申请号 US19990327036 申请日期 1999.06.07
申请人 INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM (IMEC, VZW) 发明人 VAN HOUDT JAN F.;HASPESLAGH LUC;DEFERM LUDO;GROESENEKEN GUIDO;MAES HERMAN
分类号 G11C5/14;G11C11/34;G11C16/04;G11C16/10;G11C16/16;H01L27/115;(IPC1-7):G11C11/34 主分类号 G11C5/14
代理机构 代理人
主权项
地址