发明名称 Charge pump for low-voltage, low-jitter phase locked loops
摘要 An integrated circuit has a phase-locked loop (PLL) frequency synthesizer circuit which has a charge pump circuit for providing an output control voltage to adjust an oscillator frequency in response to fast and slow signals provided by a phase detector. The charge pump circuit has first and second current sources, and a switching network for selectively coupling, in response to said fast signal, the first current source to one of an internal node and an output node coupled to an output capacitor and having an output voltage, and, in response to said slow signal, the second current source to one of the internal node and the output node. The charge pump circuit has first and second unity gain buffers coupled in parallel at their inputs to the output node and at their outputs to the internal node, wherein the first buffer is configured to have a voltage tracking range approximately up to a positive supply rail and the second buffer is configured to have a voltage tracking range approximately down to a negative supply rail, wherein the voltage tracking ranges of said buffers overlap each other, to provide an overall substantially rail-to-rail voltage tracking range.
申请公布号 US6278332(B1) 申请公布日期 2001.08.21
申请号 US20000504515 申请日期 2000.02.15
申请人 AGERE SYSTEMS GUARDIAN CORP. 发明人 NELSON DALE HARVEY;SUN LIZHONG
分类号 H03L7/089;H03L7/18;(IPC1-7):H03L7/085 主分类号 H03L7/089
代理机构 代理人
主权项
地址