发明名称 DIGITAL DELAY LOCKED LOOP
摘要 An improved edge-triggered fully digital delay locked loop (DLL), which maintains reliable synchronization from startup and in spite of system clock jitter is described. An internal clock signal is synchronized with a reference clock signal by propagating the reference clock signal through a variable digital delay path. A wide phase detection region surrounds a selected rising edge of the internal clock signal. The DLL loop is open as long as the internal clock signal and a target edge of the reference clock signal are not simultaneously within the phase detection region. To achieve a DLL locked condition, the variable delay is increased from a minimum setting until the edge of the phase detection region is shifted in time just past the target edge of the reference clock. Once the DLL loop has been closed, a clock jitter filter is enabled to reject reference clock jitter effects on the DLL locked condition. A digital phase detector controls the delay line propagation delay to establish synchronization between the internal clock and the reference clock. Unused delay elements within the variable delay path are deactivated to save power.
申请公布号 CA2204089(C) 申请公布日期 2001.08.07
申请号 CA19972204089 申请日期 1997.04.30
申请人 MOSAID TECHNOLOGIES INC. 发明人 MILLAR, BRUCE
分类号 G11C7/22;H03L7/081;H03L7/089;(IPC1-7):H03L7/08 主分类号 G11C7/22
代理机构 代理人
主权项
地址