发明名称 SRAM synchronized with an optimized clock signal based on a delay and an external clock
摘要 A synchronous SRAM chip that can increase the number of times it may be accessed within a single clock cycle. By knowing the processor's clock speed and determining a critical time, a signal optimizer may be constructed. The critical time is the longest interval of time required for a worst-case scenario memory access. A signal optimizer transforms the clock signal into a signal that has a higher frequency than the original clock signal and maintains both its high state and its low state for at least the critical time. By then allowing the synchronous SRAM chip to perform its access and pre-charge during the dips and posts of the optimized clock signal, the synchronous SRAM chip can perform multiple accesses and pre-charges during one clock cycle. The SRAM chip can be used for direct memory accesses such that the processor does not need to arbitrate access to the memory.
申请公布号 US6272067(B1) 申请公布日期 2001.08.07
申请号 US20000613927 申请日期 2000.07.11
申请人 ROSUN TECHNOLOGIES, INC. 发明人 SUN BRUCE C.;LEE ERIC W.;NGUYEN HUY
分类号 G11C7/10;G11C11/419;(IPC1-7):G11C8/00 主分类号 G11C7/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利