发明名称 Split embedded dram processor
摘要 A processing architecture includes a first CPU core portion coupled to a second embedded dynamic random access memory (DRAM) portion. These architectural components jointly implement a single processor and instruction set. Advantageously, the embedded logic on the DRAM chip implements the memory intensive processing tasks, thus reducing the amount of traffic that needs to be bussed back and forth between the CPU core and the embedded DRAM chips. The embedded DRAM logic monitors and manipulates the instruction stream into the CPU core. The architecture of the instruction set, data paths, addressing, control, caching, and interfaces are developed to allow the system to operate using a standard programming model. Specialized video and graphics processing systems are developed. Also, an extended very long instruction word (VLIW) architecture implemented as a primary VLIW processor coupled to an embedded DRAM VLIW extension processor efficiently deals with memory intensive tasks. In different embodiments, standard software can be accelerated either with or without the express knowledge of the processor.
申请公布号 AU2957401(A) 申请公布日期 2001.07.31
申请号 AU20010029574 申请日期 2001.01.17
申请人 MICRON TECHNOLOGY, INC. 发明人 ERIC M. DOWLING
分类号 G06F9/38 主分类号 G06F9/38
代理机构 代理人
主权项
地址