发明名称 Test pattern for monitoring metal corrosion on integrated circuit wafers
摘要 A method and metal test pattern for monitoring metal corrosion susceptibility for integrated circuit wafers. Test patterns having an array of metal circles to simulate contact regions, an array of metal strips to simulate electrode regions, and a blanket metal layer to simulate bulk metal regions are formed. A first number of defects per unit area for the test patterns is measured, using a defect scan system. The test pattern wafers are then subjected to environmental stress conditions for a first time and a second number of defects per unit area for the test patterns is measured, again using a defect scan system. The difference between the second number and the first number is compared with a critical number. If excessive corrosion occurs the process for producing wafers is corrected before continuing to process product wafers.
申请公布号 US6261843(B1) 申请公布日期 2001.07.17
申请号 US19980208933 申请日期 1998.12.10
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 CHANG CHAO-HSIN;CHANG HSIEN-WEN;HUNG CHIH-CHIEN;CHANG KUANG-HUI
分类号 G01N17/00;G01N33/00;(IPC1-7):G01N31/00 主分类号 G01N17/00
代理机构 代理人
主权项
地址