发明名称 Integrated circuit and the design method thereof
摘要 With this invention, the clock skew of logical integrated circuits is suppressed. To do this, with this invention, chip integrated circuit forming areas are divided into rectangular blocks with the same dimensions, clock drivers are placed in each block, and these clock drivers are connected with basic logic circuits and dummy loads. The total basic logic circuit count and dummy load count is made the same for all clock drivers. This allows the load of each clock driver to be made the same, so generation of clock skew can be suppressed.
申请公布号 US6260181(B1) 申请公布日期 2001.07.10
申请号 US19980179387 申请日期 1998.10.27
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 INOUE TORU
分类号 H01L21/822;G06F1/10;G06F17/50;H01L21/82;H01L23/522;H01L27/04;(IPC1-7):G06F17/50 主分类号 H01L21/822
代理机构 代理人
主权项
地址