摘要 |
A method and an apparatus is provided to decrease the erase current level by subdividing the memory array into small segments and cycle through complete address space sequentially during the chip erase operation. Therefore, the transient erase current is proportionally reduced and is still within the current driving capability of an on-chip pump when a smaller memory segment is chosen.Furthermore, a chip erase operation can be divided into two stages. During the first stage of the chip erase operation, chip erase current is high and is supplied through a VCC power supply that can deliver a high current, but not a high enough voltage to ensure sufficient erasure of memory cells. During the second stage of the chip erase operation, the erase current is much lower and is supplied through an on-chip charge pump that can deliver much higher voltage than the VCC power supply to ensure the memory cell array is properly erased.
|