发明名称 RMS-DC CONVERTER HAVING GAIN STAGES WITH VARIABLE WEIGHTING COEFFICIENTS
摘要 <p>An RMS-DC converter generates a series of progressively amplified signal pairs which are then multiplied and weighted in such a way as to cancel uncorrelated noise while still providing true square-law response. The converter includes two series of gain stages for generating the amplified signal pairs, and a series of four-quadrant multipliers for multiplying and weighting the amplified signal pairs in response to series of weighting signals. The outputs from the multipliers are summed and averaged, and a final output signal is generated by integrating the difference between the averaged signal and a reference signal. To preserve the square-law response over a wide range of input voltages, the system is servoed by feeding the final output signal back to an interpolator which generates the weighting signals as a series of continuously interpolated, overlapping, Gaussian-shaped current pulses having a centroid that moves along the length of the interpolator as the final output signal varies. An embodiment can also be implemented with a single series of gain stages that generate a series of amplified signals which are squared, weighted, and averaged.</p>
申请公布号 WO2001048491(A2) 申请公布日期 2001.07.05
申请号 US2000035420 申请日期 2000.12.27
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址