发明名称 Fabrication process for a three dimensional trench emitter bipolar transistor
摘要 A process for fabricating a bipolar junction transistor, featuring an N type, polysilicon emitter structure, located in an emitter trench, and featuring a narrow width. P type base region, located directly underlying an N type, emitter region, which is formed in the semiconductor substrate, along the vertical and horizontal sides of the emitter trench, has been developed. The process features forming an emitter trench in a semiconductor substrate, followed by a large angle ion implantation procedure, used to form a P type, base region, in an area of the semiconductor substrate located along the sides of the emitter trench. Formation of a polysilicon emitter structure, followed by an anneal cycle, create a narrow width, emitter region, underlying the polysilicon emitter structure, also resulting in the formation of a narrow width, P type base region, located between the overlying N type emitter region, and an underlying N type, epitaxial silicon layer.
申请公布号 US6255184(B1) 申请公布日期 2001.07.03
申请号 US19990385507 申请日期 1999.08.30
申请人 EPISIL TECHNOLOGIES, INC. 发明人 SUNE CHING-TZONG
分类号 H01L21/331;H01L21/762;H01L21/763;H01L29/08;H01L29/417;H01L29/423;H01L29/732;(IPC1-7):H01L21/331 主分类号 H01L21/331
代理机构 代理人
主权项
地址