发明名称 Analog-Digital-Umsetzer
摘要 1276517 Selective signalling INTERNATIONAL BUSINESS MACHINES CORP 20 Nov 1969 [23 Dec 1968] 56773/69 Heading G4H A dual-ramp voltage digitizer of the type in which first the unknown voltage is applied to an integrating circuit for a fixed period, and then a reference voltage of opposite polarity to the unknown voltage is applied to the integrating circuit and the time taken for the output of the integrator to fall to zero under the application of the reference voltage is determined by counting relatively high frequency clock pulses, is characterized in that a cyclical variation is superimposed upon both the unknown input voltage and the reference voltage. As described, an input address causes a control means 18, Fig. 1, via a matrix 14, to open one of a number of gates, such as 40, to select one of a number of input circuits such as 10a, each of which stores, across a capacitor, such as capacitor 34, an unknown input voltage. The selected input voltage is chopped by FET's 42, 44, 46 and transformers 36, 38 under the control of a square wave oscillator 41, and applied to an integrator 16 for a fixed period determined by the time taken for a counter 20 to count clock pulses from an oscillator 56 until it is full to capacity. When the counter is full the gate 30 which selected the required input voltage is closed and a reference gate 76 is opened to allow a chopped reference signal to pass to the integrator. At the same time the counter 20 continues counting clock pulses from the oscillator 56 and counting ceases when the output of the integrator, as detected by a comparator 24, reaches zero. The count then reached is a measure of the input voltage. Both a positive and a negative reference voltage are available, the appropriate one being selected by a sign trigger 64 at the end of the fixed period during which the unknown voltage is integrated, in order to oppose the input voltage. In a modification (Fig. 3, not shown), in order to increase the speed of operation, two reference voltages are used, the larger being applied to the integrator first until its output falls to a predetermined threshold level, whereupon the smaller is applied in its place.
申请公布号 DE1963195(A1) 申请公布日期 1970.07.09
申请号 DE19691963195 申请日期 1969.12.17
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 JOHN MASTERSON,ROBERT
分类号 H03M1/00 主分类号 H03M1/00
代理机构 代理人
主权项
地址