发明名称 Process for making crosspoint memory devices with cells having a source channel which is autoaligned to the bit line and to the field oxide
摘要 A process of manufacturing cross-point matrix memory devices which have floating gate memory cells having the source channel self-aligned to the bit line and the field oxide is disclosed. The process includes the steps of growing a thin layer of tunnel oxide on the matrix region; depositing a stack structure comprising a first conductive layer, an intermediate dielectric layer, and a second conductive layer; photolithographing with a Polyl mask to define a plurality of parallel floating gate regions in the stack structure; self-aligned etching of the stack structure, above the active areas, to define continuous bit lines; and implanting, to confer predetermined conductivity on the active areas . Advantageously, the self-aligned cascade etching step for removing parallel strips from multiple layers, down to the active areas of the substrate, is discontinued before the field oxide is removed, and the implantation step is carried out in the presence of field oxide over the source active areas.
申请公布号 US6252274(B1) 申请公布日期 2001.06.26
申请号 US20000518761 申请日期 2000.03.03
申请人 STMICROELECTRONICS S.R.L. 发明人 COLABELLA ELIO
分类号 H01L21/8247;(IPC1-7):H01L29/788 主分类号 H01L21/8247
代理机构 代理人
主权项
地址