发明名称 Plasma etch process in a single inter-level dielectric etch
摘要 A dielectric etch process applicable etching a dielectric layer with an underlying stop layer. It is particularly though not necessarily applicable to forming a dual-damascene interconnect structure by a counterbore process, in which a deep via is etched prior to the formation of a trench connecting two of more vias. A single metallization fills the dual-damascene structure. The substrate is formed with a lower stop layer, a lower dielectric layer, an upper stop layer, and an upper dielectric layer. For example, the dielectric layers may be silicon dioxide, and the stop layers, silicon nitride. The initial deep via etch includes at least two substeps. A first substep includes a non-selective etch through the upper stop layer followed by a second substep of selectively etching through the lower dielectric layer and stopping on the lower stop layer. The first substep may be preceded by yet another substep including a selective etch part ways through the upper dielectric layer. For the oxide/nitride compositions, the selective etch is based on a fluorocarbon and argon chemistry, preferably with a lean etchant of CHF3 combined with a polymer former, such as C2F6, C4F8, or CH2F2, and the non-selective etch includes a fluorocarbon or hydrocarbon, argon and an oxygen-containing gas, such as CO. The counterbore etch is preferably performed in a high-density plasma reactor which allows the plasma source region to be powered separately from a sheath bias located adjacent to the wafer pedestal.
申请公布号 US2001004552(A1) 申请公布日期 2001.06.21
申请号 US20000728294D 申请日期 2000.12.01
申请人 TANG BETTY;DING JIAN 发明人 TANG BETTY;DING JIAN
分类号 H01L21/302;H01L21/3065;H01L21/311;H01L21/768;(IPC1-7):H01L21/302 主分类号 H01L21/302
代理机构 代理人
主权项
地址