发明名称 Apparatus and method for performing timing recovery
摘要 A timing recovery circuit is disclosed that prevents phase error over-compensation. The timing recovery circuit includes a phase scanner for determining when phase error over-compensation has occurred and generating a signal for preventing dual phase compensation in response thereto thereby providing an accurate recovered clock signal. The timing recovery circuit also includes a feed-forward equalizer having a plurality of taps providing coefficients for filtering and adapting the input timing recovery circuit to an input signal. The phase scanner compares the tap coefficients to generate signal for preventing phase over-compensation by the feed-forward equalizer. A phase detector is provided for sampling coefficients from the feed-forward equalizer, error signals and output data and generating a phase signal used to generating the recovered clock signal. The signal for preventing phase over-compensation is mixed with the phase signal to generate the recovered clock signal.
申请公布号 US6249557(B1) 申请公布日期 2001.06.19
申请号 US19980033769 申请日期 1998.03.03
申请人 LEVEL ONE COMMUNICATIONS, INC. 发明人 TAKATORI HIROSHI;LING STANLEY K.;GATTANI AMIT;CAMAGNA JOHN R.
分类号 H04L7/00;H04L7/02;(IPC1-7):H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址