发明名称 SYSTEM WITH WIDE OPERAND ARCHITECTURE, AND METHOD
摘要 A general purpose processor with four copies of an access unit, with an access instruction fetch queue A-queue (101-104). Each A-queue (101-104) is coupled to an access register file AR (105-108) which is coupled to two access functional units A (109-116). In a typical embodiment, each thread of the processor may have on the order of sixty-four general purpose registers. The access unit functions independently for four simultaneous threads of execution, and each compute control flow by performing arithmetic and branch instructions and access memory by performing load and store instructions. These access units also provide wide specifiers for wide operand instructions. These eight access functional units A (109-116) produce results for access register files (105-108) and memory addresses to a shared memory system (117-120).
申请公布号 WO0023875(A8) 申请公布日期 2001.06.07
申请号 WO1999US19342 申请日期 1999.08.24
申请人 MICROUNITY SYSTEMS ENGINEERING, INC.;HANSEN, CRAIG;MOUSSOURIS, JOHN 发明人 HANSEN, CRAIG;MOUSSOURIS, JOHN
分类号 G06F9/38;G06F7/38;G06F7/48;G06F7/483;G06F7/499;G06F7/52;G06F7/76;G06F9/30;G06F9/302;G06F9/315;G06F9/318;G06F9/34;(IPC1-7):G06F7/38 主分类号 G06F9/38
代理机构 代理人
主权项
地址