发明名称 Self-aligned floating gate for memory application using shallow trench isolation
摘要 A method to make a self-aligned floating gate in a memory device. The method patterns the floating gate (FG) using the trench etch for the shallow trench isolation (STI). Because the floating gate (FG) is adjacent to the raised STI, sharp corners are eliminated between the FG and CG thereby increasing the effectiveness of the intergate dielectric layer. The method includes: forming an first dielectric layer (gate oxide) and a polysilicon layer over a substrate, etching through the first dielectric oxide layer and the polysilicon layer and into the substrate to form a trench. The remaining first dielectric layer and polysilicon layer function as a tunnel dielectric layer and a floating gate. The trench is filled with an isolation layer. The masking layer is removed. An intergate dielectric layer and a control gate are formed over the floating gate and the isolation layer.
申请公布号 US6228713(B1) 申请公布日期 2001.05.08
申请号 US19990342035 申请日期 1999.06.28
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 PRADEEP YELEHANKA RAMACHANDRAMURTHY;CHHAGAN VIJAY KUMAR;YU JIE;ZHOU MEI SHENG
分类号 H01L21/762;H01L21/8247;(IPC1-7):H01H21/336 主分类号 H01L21/762
代理机构 代理人
主权项
地址