发明名称 High speed synchronization circuit in semiconductor integrated circuit
摘要 A first latching circuit transferring an input signal from the input terminal to the output terminal for a predetermined period in response to a level transition timing of one direction of a clock signal input to the clock terminal, and maintaining a signal condition of the output terminal in the remaining period, and a second latching circuit transferring an input signal from the input terminal to the output terminal for a predetermined period in response to a level transition timing of the other direction of the clock signal input to the clock terminal, and maintaining a signal condition of the output terminal in the remaining period, are provided. A desired logic circuit is connected between the first and second latching circuits. By synchronously operating the first and second latching circuits by supplying a common clock signal, a clock synchronization circuit not influenced by fluctuation of the device, fluctuation of temperature or power source can be formed.
申请公布号 US6229360(B1) 申请公布日期 2001.05.08
申请号 US19980149282 申请日期 1998.09.09
申请人 NEC CORPORATION 发明人 MIZUNO MASAYUKI;YAMASHINA MASAKAZU
分类号 H03K19/0175;G06F1/10;G06F1/12;H03K5/1252;H03K5/135;H04L7/00;(IPC1-7):H03K5/04 主分类号 H03K19/0175
代理机构 代理人
主权项
地址