发明名称 Parallel computer having a hierarchy structure
摘要 <p>In a multiprocessor system of a hierarchy configuration as a parallel computer of a common-bus structure, a processing unit (120) in an intermediate stage has a processor (123) having a programmable function that is equal to a normal processor, an instruction memory (125), and a data memory (127). The processing unit (120) receives a status signal from a lower processor (143), and a DMA controller (151) having a memory for the transfer of large sized data performs compression, decompression, programmable load dispersion, and load dispersion according to the state of operation of each lower processor. &lt;IMAGE&gt;</p>
申请公布号 EP1096378(A2) 申请公布日期 2001.05.02
申请号 EP20000122268 申请日期 2000.10.19
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 WATANABE, YUKIO;YASUKAWA, HIDEKI;KUNIMATSU, ATSUSHI
分类号 G06F9/50;G06F15/173;G06F13/36;G06F15/177;G06F15/80;(IPC1-7):G06F9/50 主分类号 G06F9/50
代理机构 代理人
主权项
地址