发明名称 Integrated circuit which minimizes parasitic action in a switching transistor pair
摘要 An integrated circuit (13) includes a P-epi substrate (51) having first and second n+ isolation layers (53, 54) buried therein, the first and second isolation layers being respectively coupled to ground and to a supply voltage (VCC). A contact region (52) of the substrate is closely adjacent a first isolation layer, is spaced from the second isolation layer, and is coupled to ground. First and second P-epi portions (57, 58) of the substrate are disposed within the first and second isolation layers. The first portion includes an n+ source region (62) disposed in a p-well (61) which is closely adjacent the first isolation layer in the vicinity of the contact region, and includes an n+ drain region (68). The second portion includes an n+ source region (77) coupled to the drain region in the first portion, and an n+ drain region (82) coupled to the supply voltage.
申请公布号 US6225673(B1) 申请公布日期 2001.05.01
申请号 US19990257307 申请日期 1999.02.25
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 PENDHARKAR SAMEER P.;EFLAND TAYLOR R.
分类号 H01L21/761;H01L27/088;H01L29/08;H01L29/10;H01L29/78;(IPC1-7):H01L29/00 主分类号 H01L21/761
代理机构 代理人
主权项
地址