发明名称 Semiconductor memory device
摘要 It is an object of this invention to provide a semiconductor memory device in which a failure can be efficiently remedied even for a larger number of bits. In a multi-bit memory capable of simultaneously exchanging a plurality of data upon reception of an address, spare DQ lines (15c) commonly used for each I/O, a spare sense amplifier circuit (13c), a spare column switch (14c), a fuse box (20) for storing the address of a DQ line in which a failure has occurred, and fuse circuits (21-1, 21-2, . . . ) for storing an I/O to which the failure-DQ line belongs are arranged to remedy the failure for each I/O. Since only a memory cell belonging to one I/O where a failure has occurred is replaced, unnecessary replacement is not executed, and the memory cell can be efficiently remedied even for a larger number of bits.
申请公布号 US6226209(B1) 申请公布日期 2001.05.01
申请号 US20000605446 申请日期 2000.06.28
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 TODA HARUKI
分类号 G11C29/04;G11C7/00;G11C11/401;G11C11/407;G11C29/00;(IPC1-7):G11C7/00 主分类号 G11C29/04
代理机构 代理人
主权项
地址