发明名称 Data processing system and method capable of halting supply of clock signal without delay
摘要 A data processing system which executes pipeline processing that decodes a subsequent instruction in an execute phase of a current instruction in response to a clock signal. The data processing system includes a CPU and a mode management block. The CPU supplies an address bus with at least one predetermined address in an execute phase of a clock supply stop instruction. The mode management block produces a clock stop signal if the predetermined address agrees with a self-address assigned to the management block in advance, thereby halting the supply of the clock signal. This makes it possible to solve a problem of a conventional data processing system in that it executes the instruction next to the clock supply stop instruction in spite of execution of the clock supply stop instruction because the clock stop signal is actually output when the clock supply stop instruction shifts from the execute phase to the write back phase, in which case the next instruction proceeds in the execute phase.
申请公布号 US6216232(B1) 申请公布日期 2001.04.10
申请号 US19980184250 申请日期 1998.11.02
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 KOMURA TAKASHI;ITOH TERUYUKI
分类号 G06F1/04;G06F1/32;G06F9/30;G06F9/38;(IPC1-7):G06F1/26 主分类号 G06F1/04
代理机构 代理人
主权项
地址