发明名称 IMPROVED SYNCHRONOUS OPERATION OF AN ADVANCED PERIPHERAL BUS WITH BACKWARD COMPATIBILITY
摘要 <p>An electronic bridge for providing a first electronic device attached to a high-data throughput bus and a second electronic device attached to a peripheral bus. The bridge further has an output bus circuit for generating output bus signals onto the peripheral bus, the output bus comprising a peripheral data bus a peripheral address bus. The bridge also has an output size signal circuit for generating output size signals for indicating the number of bits being used for a data transfer over the peripheral data bus, and an output control signal circuit for generating output control signals onto the peripheral bus. The plurality of output control signals comprise a PWRITE write control signal for indicating whether a write operation is occurring, a continuous PCLK clock signal having a rising edge and a falling edge for controlling the transfer of data over the lower-speed peripheral bus, and one or more PSELx signals for indicating the particular cycle of the PCLK signal in which data is to be transferred over the lower-speed peripheral bus. A corresponding slave apparatus for transferring digital data from a first electronic device attached to a high-data throughput bus through an electronic bridging device to a lower-speed peripheral bus. The slave apparatus has an input bus for receiving a plurality of output bus signals from the peripheral bus, an input size signal circuit for receiving output size signals for indicating the number of bits being used for a data transfer over the peripheral data bus, and an input control signal circuit for receiving input control signals from the peripheral bus.</p>
申请公布号 WO2001024023(A1) 申请公布日期 2001.04.05
申请号 US2000026576 申请日期 2000.09.27
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址