发明名称 Timed bistable circuit for high frequency applications
摘要 A timed bistable circuit is described which includes two inverters each having its input connected to the output of the other, an output of the circuit via a "buffer" and an input of the circuit via a controlled electronic switch. The supply terminals of the inverters are connected to the supply terminals of the circuit via another two controlled switches. A clock generator provides timing signals to control both the input switches to open or close and to control the supply switches to close or open when the input switches are open or closed respectively. To obtain a latch usable in a comparator at a high comparison frequency the offset referred to the input is reduced and made independent of the frequency by arranging two further electronic switches between the supply terminals of the inverters and the supply terminals which are controlled by a timing signal in such a way as to close with a predetermined delay with respect to the closure of the input switches and to open when input switches open.
申请公布号 US6211705(B1) 申请公布日期 2001.04.03
申请号 US19980145732 申请日期 1998.09.02
申请人 SGS-THOMSON MICROELECTRONICS S.R.L. 发明人 BRUCCOLERI MELCHIORRE;CUSINATO PAOLO
分类号 H03K3/037;H03K3/356;(IPC1-7):H03K5/153 主分类号 H03K3/037
代理机构 代理人
主权项
地址