发明名称 TRACKING MEMORY PAGE MODIFICATION IN A BRIDGE FOR A MULTI-PROCESSOR SYSTEM
摘要 A bridge for a multi-processor system includes bus interfaces for connection to an I/O bus of a first processing set, an I/O bus of a second processing set and a device bus. A bridge control mechanism is configured to compare address and data phases of I/O accesses by the first and second processing sets. At least one dissimilar data register is provided for each processing set. The bridge control mechanism is operable in response to an address phase of a dissimilar data register write access to disregard any differences in the data phase for the dissimilar data write access. Non-deterministic data (for example relating to a real time clock) can be output from the processing sets in a combined (lockstep comparison) mode. A read destination address supplied in common by the first and second processing sets for a dissimilar data read access can cause data read from a determined one of the dissimilar data registers to be supplied the first and second processing sets. In this manner, the processing sets may have the dissimilar data replaced by the same data. The read destination address supplied in common by the first and second processing sets can determine the dissimilar data register from which data is read.
申请公布号 EP1086424(A1) 申请公布日期 2001.03.28
申请号 EP19990957102 申请日期 1999.06.03
申请人 SUN MICROSYSTEMS, INC. 发明人 ROWLINSON, STEPHEN;OYELAKIN, FEMI, A.;GARNETT, PAUL J.
分类号 G06F11/18;G06F11/16;G06F11/20;G06F13/36;G06F13/40;(IPC1-7):G06F11/16;G06F13/28 主分类号 G06F11/18
代理机构 代理人
主权项
地址