发明名称 Method of operating EEPROM memory cells having transistors with thin gate oxide and reduced disturb
摘要 An improved process of programming and erasing an EEPROM memory cell in an array of identical cells uses a reduced voltage on the write transistor of the cell to be programmed or erased and at the same time applies smaller voltages across the relatively thin oxides of the write transistors of the other cells in the array so as to reduce oxide leakage and damage in those cells but without disturbing the information stored in those cells. The result is the ability to scale down the size of the EEPROM memory cell allowing enhanced economies and permitting faster program, erase and reading speeds.
申请公布号 US6208559(B1) 申请公布日期 2001.03.27
申请号 US19990441220 申请日期 1999.11.15
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 TU ROBERT H.;MEHTA SUNIL D.
分类号 G11C16/04;G11C16/10;H01L27/115;(IPC1-7):G11C16/04 主分类号 G11C16/04
代理机构 代理人
主权项
地址