发明名称 Integrated circuits having reduced stress in metallization
摘要 The stresses commonly induced in the dielectrics of integrated circuits manufactured using metal patterning methods, such as reactive ion etching (RIE) and damascene techniques, can be reduced by rounding the lower corners associated with the features which are formed as part of the integrated circuit (e.g., the interconnects) before applying the outer (i.e., passivation) layer. In connection with the formation of metal lines patterned by a metal RIE process, such corner rounding can be achieved using a two-step metal etching process including a first step which produces a vertical sidewall and a second step which tapers lower portions of the vertical sidewall or which produces a tapered spacer along the lower portions of the vertical sidewall. This results in a rounded bottom corner which improves the step coverage of the overlying dielectric, in turn eliminating the potential for cracks. For metal lines patterned by damascene, such corner rounding can be achieved using a two-step trench etching process including a first step which produces a vertical sidewall, and a second step which produces a tapered sidewall along lower portions of the vertical sidewall.
申请公布号 US6208008(B1) 申请公布日期 2001.03.27
申请号 US19990260702 申请日期 1999.03.02
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ARNDT KENNETH C.;CONTI RICHARD A.;DOBUZINSKY DAVID M.;ECONOMIKOS LAERTIS;GAMBINO JEFFREY P.;HOH PETER D.;NARAYAN CHANDRASEKHAR
分类号 H01L21/302;H01L21/3065;H01L21/3205;H01L21/3213;H01L21/768;(IPC1-7):H01L29/41 主分类号 H01L21/302
代理机构 代理人
主权项
地址
您可能感兴趣的专利