发明名称 Risc microprocessor architecture implementing fast trap and exception state
摘要 Fast trap mechanism for a microprocessor, wherein a vector trap table is maintained which contains space for a plurality of instructions in each table entry. When a fast trap occurs, control is transferred directly into the table entry corresponding to the trap number. The trap handler can be located completely inside the table entry, or it can transfer control to additional handler code.
申请公布号 HK1014783(A1) 申请公布日期 2000.10.27
申请号 HK19980116066 申请日期 1998.12.28
申请人 SEIKO EPSON CORPORATION 发明人 LE TRONG NGUYEN;DEREK J. LENTZ;YOSHIYUKI MIYAYAMA;SANJIV GARG;YASUAKI HAGIWARA;JOHANNES WANG;QUANG H. TRANG
分类号 G06F9/30;G06F9/318;G06F9/32;G06F9/38;G06F9/42;G06F9/455;G06F9/46;G06F9/48;G06F15/78;(IPC1-7):G06F 主分类号 G06F9/30
代理机构 代理人
主权项
地址