发明名称 Interlaced master-slave ECL D flip-flop
摘要 A D flip-flop circuit operating in master-slave configuration which has low power consumption and is capable of high-speed operation, and a method for lowering power consumption in such a circuit is provided. The circuit embodiment includes two latches, each with a switching and memory section, and two interlaced current sources. In response to the active high clock signal the master latch memory section uses the current from the first current source while the slave latch switching section uses the current from the second current source, and vice versa. The switching section of each latch is biased with a higher current than the memory section, to provide the circuit with low power consumption. The output current provided to the switching section is preferably substantially twice the magnitude of the current provided to the memory section. The ratio of the currents of the current sources for the switching and memory section is preferably in the range of about 30% to 70%, depending on the clock frequency.
申请公布号 US6191629(B1) 申请公布日期 2001.02.20
申请号 US19990405964 申请日期 1999.09.27
申请人 CONEXANT SYSTEMS, INC. 发明人 BISANTI BIAGIO;ALI AKBAR
分类号 H03K3/2885;H03K3/289;(IPC1-7):H03K3/289 主分类号 H03K3/2885
代理机构 代理人
主权项
地址
您可能感兴趣的专利