发明名称 Clock generation circuit and semiconductor integrated circuit
摘要 A clock generation circuit comprises a clock wiring having opposed first and second ends, through which a clock is transmitted from the first end to the second end, and a plurality of clock phase adjustment circuits for generating internal clocks in accordance with the clock supplied from the clock wiring. Each of the clock phase adjustment circuits comprises a first-end side terminal and a second-end side terminal which are connected to a first-end side point and a second-end side point of the circuit, respectively, the points being positioned on both sides of a reference point of the clock wiring; a delay line for delaying a clock supplied from one of the terminals and outputting an internal clock; and a delay control circuit for performing feedback control on a delay of the clock in the delay means in accordance with the phase of the clock supplied from the other terminal so that the phase of the internal clock matches the phase of the clock at the reference point of the cock wiring. Therefore, regardless of the distances from the first end (clock input end) of the clock wiring to the respective clock phase adjustment circuits, internal clocks of the same phase are output from the clock phase adjustment circuits.
申请公布号 US6191632(B1) 申请公布日期 2001.02.20
申请号 US19990359727 申请日期 1999.07.23
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 IWATA TORU;AKAMATSU HIRONORI
分类号 G06F1/10;H03K5/13;H03K5/153;(IPC1-7):H03K3/00 主分类号 G06F1/10
代理机构 代理人
主权项
地址