发明名称 Three dimensional track-based parasitic extraction
摘要 A computerized tool or method that calculates the capacitance and resistance of each global wire on the chip, one wire at a time. The invention steps along a track containing a wire segment, grid point by grid point, calculating the resistance and capacitance at that point. At each grid point it searches the neighboring tracks within the surrounding cube for adjacent elements that could cause capacitive effects or affect the resistance of the wire. The method delivers capacitance and resistance values for each process condition for a grid unit length of wire, given the wire type and 3 dimensional environment of the wire segment. The capacitance and resistance at a grid point along the wire are generally determined by one table lookup for wire types based on the surrounding environment. These values are added along wire segments to deliver accurate 3 dimensional capacitances and resistances. The invention can also provide for wires and spaces of various types and widths not provided for in the tables and for calculation of net to net coupling capacitances.
申请公布号 US6185722(B1) 申请公布日期 2001.02.06
申请号 US19980037469 申请日期 1998.03.10
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DARDEN LAURA ROHWEDDER;ENGEL JAMES JOHN;HABITZ PETER ANTON;LIVINGSTONE WILLIAM JOHN;MAINIERO DANIEL JOSEPH;PANNER JEANNIE HARRIGAN;TRICK MICHAEL TIMOTHY;ZUCHOWSKI PAUL STEVEN
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址