发明名称 Integrated circuits and methods for their fabrication
摘要 To fabricate back side contact pads that are suitable for use in a vertical integrated circuit, vias are made in the face side of a wafer, and dielectric and contact pad metal are deposited into the vias. Then the wafer back side is etched until the metal is exposed. When the etch exposes the insulator at the via bottoms, the insulator is etched slower than the wafer material (e.g. silicon). Therefore, when the dielectric is etched off and the metal is exposed, the dielectric protrudes down from the wafer back side around the exposed metal contact pads, by about 8 mum in some embodiments. The protruding dielectric portions improve insulation between the wafer and the contact pads when the contact pads are soldered to an underlying circuit. In some embodiments, before the contact pads are soldered, additional dielectric is grown on the wafer back side without covering the contact pads. In some embodiments, the wafer etch and the fabrication of the additional dielectric are performed one after another by a plasma process while the wafer is held in a non-contact wafer holder. In some embodiments, the wafer is diced and the dice are tested before the etch. The etch and the deposition of the additional dielectric are performed on good dice only. In some embodiments, the dice are not used for vertical integration.
申请公布号 US6184060(B1) 申请公布日期 2001.02.06
申请号 US19980083927 申请日期 1998.05.22
申请人 TRUSI TECHNOLOGIES LLC 发明人 SINIAGUINE OLEG
分类号 H01L25/18;H01L21/304;H01L21/3065;H01L21/3205;H01L21/44;H01L21/441;H01L21/56;H01L21/60;H01L21/768;H01L23/48;H01L23/482;H01L23/52;H01L25/065;H01L25/07;H01L27/00;H01L29/06;(IPC1-7):H01L21/48;H01L21/50 主分类号 H01L25/18
代理机构 代理人
主权项
地址