发明名称 Chip interconnect wiring structure with low dielectric constant insulator and methods for fabricating the same
摘要 A method to achieve a very low effective dielectric constant in high performance back end of the line chip interconnect wiring and the resulting multilayer structure are disclosed. The process involves fabricating the multilayer interconnect wiring structure by methods and materials currently known in the state of the art of semiconductor processing; removing the intralevel dielectric between the adjacent metal features by a suitable etching process; applying a thin passivation coating over the exposed etched structure; annealing the etched structure to remove plasma damage; laminating an insulating cover layer to the top surface of the passivated metal features; optionally depositing an insulating environmental barrier layer on top of the cover layer; etching vias in the environmental barrier layer, cover layer and the thin passivation layer for terminal pad contacts; and completing the device by fabricating terminal input/output pads. The method obviates issues such as processability and thermal stability associated with low dielectric constant materials by avoiding their use. Since air, which has the lowest dielectric constant, is used as the intralevel dielectric the structure created by this method would possess a very low capacitance and hence fast propagation speeds. Such structure is ideally suitable for high density interconnects required in high performance microelectronic device chips.
申请公布号 US6184121(B1) 申请公布日期 2001.02.06
申请号 US19980112919 申请日期 1998.07.09
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BUCHWALTER LEENA P.;CALLEGARI ALESSANDRO CESARE;COHEN STEPHAN ALAN;GRAHAM TERESITA ORDONEZ;HUMMEL JOHN P.;JAHNES CHRISTOPHER V.;PURUSHOTHAMAN SAMPATH;SAENGER KATHERINE LYNN;SHAW JANE MARGARET
分类号 H01L21/768;H01L23/522;H01L23/532;(IPC1-7):H01L21/476;H01L29/00 主分类号 H01L21/768
代理机构 代理人
主权项
地址
您可能感兴趣的专利