发明名称 Classification engine in a cryptography acceleration chip
摘要 Provided is an architecture for a cryptography accelerator chip that allows significant performance improvements over previous prior art designs. In various embodiments, the architecture enables parallel processing of packets through a plurality of cryptography engines and includes a classification engine configured to efficiently process encryption/decryption of data packets. Cryptography acceleration chips in accordance may be incorporated on network line cards or service modules and used in applications as diverse as connecting a single computer to a WAN, to large corporate networks, to networks servicing wide geographic areas (e.g., cities). The present invention provides improved performance over the prior art designs, with much reduced local memory requirements, in some cases requiring no additional external memory. In some embodiments, the present invention enables sustained full duplex Gigabit rate security processing of IPSec protocol data packets.
申请公布号 AU6342500(A) 申请公布日期 2001.01.30
申请号 AU20000063425 申请日期 2000.07.07
申请人 BROADCOM CORPORATION 发明人 SURESH KRISHNA;CHRISTOPHER OWEN;DERRICK LIN;JOE TARDO;PATRICK LAW;PHILLIP SMITH
分类号 G06F1/00;G06F9/38;G06F21/00;H04L29/06 主分类号 G06F1/00
代理机构 代理人
主权项
地址