发明名称 Method of making high performance MOSFET with channel scaling mask feature
摘要 A method of forming a transistor includes forming a source/drain implant in the initial processing stages just after the formation of the isolation and active regions on the substrate. A dielectric layer is then formed on the surface of the substrate, portions of which are then etched to define a channel opening for the device. A uniform nitride layer is formed over the surface of the substrate. The nitride layer is then etched to create nitride sidewall spacers. Additionally, the channel region is then etched to remove the doped portions of the active region. A gate dielectric is then formed, the gate dielectric including a nitrogen bearing oxide and a high K material. A gate conductor is then formed upon the high K material. A silicidation step is then performed. In alternative embodiments, the source/drain region is not formed and the source and drain are doped after the gate is complete. In the embodiment, the gate resides upon the active region and etching into the active region is not required. In either case, with the channel opening created to be at a lower lithographic limit, the gate conductor has a width less than the lower lithographic limit.
申请公布号 US6180465(B1) 申请公布日期 2001.01.30
申请号 US19980196853 申请日期 1998.11.20
申请人 ADVANCED MICRO DEVICES 发明人 GARDNER MARK I.;NGUYEN THIEN TUNG
分类号 H01L21/28;H01L21/336;H01L29/423;H01L29/51;(IPC1-7):H01L21/336 主分类号 H01L21/28
代理机构 代理人
主权项
地址