发明名称 Circuit implementations for asynchronous processors
摘要 An asynchronous and delay-insensitive data processor comprises a plurality of components communicating with each other and synchronizing their activities by communication actions on channels and buses. Each component consists of a control part and a data part. All control parts are implemented with a lazy-active-passive handshake protocol and a sequencing means called a left/right buffer that provides the minimal sequencing constraints on the signals involved. The data parts comprise novel asynchronous ALU, buses, and registers. The control parts and data parts are connected together in an asynchronous and delay-insensitive manner.
申请公布号 US6152613(A) 申请公布日期 2000.11.28
申请号 US19970978219 申请日期 1997.11.25
申请人 CALIFORNIA INSTITUTE OF TECHNOLOGY 发明人 MARTIN, ALAIN J.;BURNS, STEVEN M.
分类号 G06F9/38;(IPC1-7):G06F15/00 主分类号 G06F9/38
代理机构 代理人
主权项
地址